Bitdeer Group Logo

Bitdeer Group

Senior IC Mid-End Engineer (STA)

Reposted 3 Days Ago
Be an Early Applicant
In-Office
Singapore, SGP
Senior level
In-Office
Singapore, SGP
Senior level
Perform logic synthesis and optimization, STA and timing closure, power and area optimization, DFT and debugging, and collaborate with physical design teams. Ensure correctness via formal verification and support accelerator and memory architecture integration for high-performance ASICs.
The summary above was generated by AI

About Bitdeer:

Bitdeer is a world-leading technology company for Bitcoin mining and AI cloud.
Bitdeer is committed to providing comprehensive Bitcoin mining solutions for its customers. Apart from designing industry-leading ASIC chips and manufacturing mining rigs, the Group handles complex processes involved in computing across the value chain. This includes equipment procurement, transport logistics, datacenter design and construction, equipment management, and network and facility operations. Bitdeer also offers advanced cloud capabilities to customers with a high demand for artificial intelligence.
Headquartered in Singapore, Bitdeer operates globally with a diversified 3 GW energy portfolio, and deploys Bitcoin mining and HPC datacenters in the United States, Bhutan, Norway, Canada, Malaysia, and Ethiopia.

What you will be responsible for:

  • Synthesis & Logic Optimization:
    • Perform logic synthesis and design optimization for architectures, such as tensor processing units (TPUs), NPUs, or custom accelerators.
    • Work with high-speed arithmetic units (MAC arrays, systolic arrays, SIMD engines).
  • Static Timing Analysis (STA) & Timing Closure:
    • Conduct STA, constraint tuning, and clock tree synthesis (CTS) to optimize critical paths for deep learning accelerators.
    • Resolve timing issues related to multi-clock domains and high-frequency data pipelines.
  • Power & Area Optimization:
    • Implement low-power design techniques (clock gating, power gating, dynamic voltage scaling).
    • Work on memory hierarchy optimization (SRAM, DRAM interfaces, on-chip caches) to reduce energy consumption.
  • Design-for-Test (DFT) & Debugging:
    • Collaborate with DFT engineers for scan chain insertion, MBIST for large SRAMs, and JTAG integration.
    • Debug synthesis, timing, and power-related design issues before physical implementation.
  • Collaboration with Physical Design Team:
    • Work closely with backend teams on floorplanning, place & route (P&R), congestion analysis, and timing bottlenecks.
    • Provide design constraints for architectures, such as high-speed interconnects, NoCs (Network-on-Chip), and large-scale data movement.
  • Formal Verification & Equivalence Checking:
    • Ensure synthesized netlist correctness using formal verification tools (Conformal, FormalPro, JasperGold).


How you will stand out:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
  • 3–7 years of experience in IC design with a focus on synthesis, timing closure, and power optimization.
  • Hands-on experience with high-performance accelerators, NPUs, or custom compute engines.
  • Proficiency in Verilog/SystemVerilog, RTL-to-GDSII flow, and EDA tools (Synopsys Design Compiler, Cadence Genus, PrimeTime, Innovus).
  • Strong understanding of timing analysis, multi-clock domain handling, and clock tree synthesis.
  • Familiarity with on-chip interconnect architectures (AXI, NoC, mesh, torus).
  • Experience in low-power design methodologies (UPF, power gating, dynamic voltage scaling).
  • Proficiency in scripting (TCL, Python, Perl, Shell) for automation.
  • Experience with architectures, memory optimization (HBM, SRAM, DRAM), and ASIC design for deep learning is preferred.
  • Familiarity with chiplet-based architectures and advanced packaging technologies like 2.5D/3D integration is preferred.


What you will experience working with us:

  • A culture that values authenticity and diversity of thoughts and backgrounds;
  • An inclusive and respectable environment with open workspaces and exciting start-up spirit;
  • Fast-growing company with the chance to network with industrial pioneers and enthusiasts;
  • Ability to contribute directly and make an impact on the future of the digital asset industry;
  • Involvement in new projects, developing processes/systems;
  • Personal accountability, autonomy, fast growth, and learning opportunities;
  • Attractive welfare benefits and developmental opportunities such as training and mentoring.

--------------------------------------------------------------------

Bitdeer is committed to providing equal employment opportunities in accordance with country, state, and local laws. Bitdeer does not discriminate against employees or applicants based on conditions such as race, colour, gender identity and/or expression, sexual orientation, marital and/or parental status, religion, political opinion, nationality, ethnic background or social origin, social status, disability, age, indigenous status, and union. 

Top Skills

2.5D/3D Integration
Axi
Cadence Genus
Chiplet
Conformal
Cts
Dram
Formalpro
Hbm
Innovus
Jaspergold
Jtag
Mbist
Noc
Perl
Place & Route
Primetime
Python
Rtl-To-Gdsii Flow
Shell
Sram
Synopsys Design Compiler
Systemverilog
Tcl
Upf
Verilog

Bitdeer Group Singapore Office

Singapore, Singapore

Similar Jobs

4 Hours Ago
Hybrid
Singapore, SGP
Mid level
Mid level
Fintech • Mobile • Payments • Software • Financial Services
The Card Scheme Compliance Manager oversees compliance with card scheme rules, manages engagements with schemes, and ensures Wise's products meet all regulatory requirements while supporting product improvements.
Top Skills: MastercardVisa
4 Hours Ago
Hybrid
Singapore, SGP
Expert/Leader
Expert/Leader
Fintech • Mobile • Payments • Software • Financial Services
As a Principal Product Designer at Wise, you'll lead design initiatives for the APAC market, crafting innovative and user-centric product experiences while collaborating closely with cross-functional teams.
Top Skills: Ai ToolingDesign Systems
8 Hours Ago
Easy Apply
Hybrid
Singapore, SGP
Easy Apply
Junior
Junior
Fintech • Payments • Financial Services
The Compliance Oversight Analyst executes quality assurance testing, identifies risks, develops compliance reports, and enhances compliance procedures in the payments industry.
Top Skills: ComplianceData AnalysisPayments

What you need to know about the Singapore Tech Scene

The digital revolution has driven a constant demand for tech professionals across industries like software development, data analytics and cybersecurity. In Singapore, one of the largest cities in Southeast Asia, the demand for tech talent is so high that the government continues to invest millions into programs designed to develop a talent pipeline directly from universities while also scaling efforts in pre-employment training and mid-career upskilling to expand and elevate its workforce.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account