Marvell Technology Logo

Marvell Technology

Senior Engineer, Physical Design

Posted 9 Hours Ago
Be an Early Applicant
In-Office
Singapore
Senior level
In-Office
Singapore
Senior level
The role involves physical design and methodology for advanced processor chips. Tasks include workflow triaging, running synthesis, and analyzing design performance.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models.
In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, and networking applications.

What You Can Expect

You will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process.

Every day, you’ll be working hands-on to triage workflows, whether you’re running RTL code through synthesis and place and route (PnR) tools to create the physical view of the chip, analyzing performance by running timing analysis, verifying a robust power grid by performing EMIR analysis, etc.

There are many sign-off checks that need to happen to verify that the database is ready to move on to the next level, and it’s your responsibility to review completed runs for errors or create optimizations from successful runs.  

What We're Looking For

To be successful in this role you must:

  • Bachelor’s, Master’s, or PhD degree in Electrical Engineering, Computer Engineering, or a related field.
  • 3+ years of experience in physical design with a focus on block-level PNR for advanced CMOS process nodes (e.g., 7nm, 5nm, or below).
  • Working experience with industry-standard EDA tools for physical design, including Cadence Genus and Innovus, and Synopsys IC Compiler and Fusion Compiler.
  • Working knowledge of static timing analysis tools such as Tempus or PrimeTime and EM/IR-Drop/Crosstalk analysis tools like Voltus or PrimeRail is advantageous.
  • Working knowledge of physical verification and formal verification tools (e.g., Calibre, LEC, Formality) is advantageous.
  • Enjoy learning by doing the work and having access to guides and a mentor.
  • Be willing to raise your hand and volunteer for learning opportunities you may not have experienced before.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

#LI-VL1

Top Skills

Cadence Genus
Calibre
Formality
Fusion Compiler
Innovus
Lec
Primerail
Primetime
Synopsys Ic Compiler
Tempus
Voltus

Similar Jobs

52 Minutes Ago
In-Office
Singapore, SGP
Junior
Junior
Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
The AI Engineer will develop AI-driven solutions, design APIs, and collaborate with teams to enhance internal efficiency and customer impact.
Top Skills: JavaScriptKotlinPythonTypescript
52 Minutes Ago
In-Office
Singapore, SGP
Senior level
Senior level
Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
As a Staff Engineer, lead architecture and development of backend systems for card products, mentor engineers, and drive technical initiatives.
Top Skills: AWSGCPGoGrafanaJavaKotlinKubernetesPrometheusPythonRest ApiSplunkSpring Boot
52 Minutes Ago
In-Office
4 Locations
Senior level
Senior level
Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
Lead the strategy for Payment fraud products, develop fraud prevention solutions, oversee the product lifecycle, and manage a team of Fraud Analysts.
Top Skills: Payments FraudRisk Management

What you need to know about the Singapore Tech Scene

The digital revolution has driven a constant demand for tech professionals across industries like software development, data analytics and cybersecurity. In Singapore, one of the largest cities in Southeast Asia, the demand for tech talent is so high that the government continues to invest millions into programs designed to develop a talent pipeline directly from universities while also scaling efforts in pre-employment training and mid-career upskilling to expand and elevate its workforce.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account