Bitdeer Group Logo

Bitdeer Group

Senior IC Mid-End Engineer

Posted 7 Days Ago
Be an Early Applicant
Singapore
Mid level
Singapore
Mid level
You will be responsible for logic synthesis and optimization, timing analysis, power and area optimization for AI chips, debugging, and collaboration on design constraints. You will also handle formal verification and equivalence checking for synthesized netlists.
The summary above was generated by AI

About Bitdeer:

Bitdeer Technologies Group (Nasdaq: BTDR) is a leader in the blockchain and high-performance computing industry. It is one of the world’s largest holders of proprietary hash rate and suppliers of hash rate. Bitdeer is committed to providing comprehensive computing solutions for its customers.

The company was founded by Jihan Wu, an early advocate and pioneer in cryptocurrency who cofounded multiple leading companies serving the blockchain economy. Mr. Wu leads the company as Founder, Chairman, and CEO, while Matt Linghui Kong serves as Bitdeer’s CBO and provides leadership through deep industry knowledge and technology expertise.

Headquartered in Singapore, Bitdeer has deployed mining data centers in the United States, Norway, and Bhutan. It offers specialized mining infrastructure, high-quality hash rate sharing products, and reliable hosting services to global users. The company also offers advanced cloud capabilities for customers with high demands for artificial intelligence.

Dedication, authenticity, and trustworthiness are foundational to our mission of becoming the world’s most reliable provider of full-spectrum blockchain and high-performance computing solutions. We welcome global talent to join us in shaping the future

What you will be responsible for:

  • Synthesis & Logic Optimization:
    • Perform logic synthesis and design optimization for AI-focused architectures, such as tensor processing units (TPUs), NPUs, or custom accelerators.
    • Work with high-speed arithmetic units (MAC arrays, systolic arrays, SIMD engines) for AI workloads.
  • Static Timing Analysis (STA) & Timing Closure:
    • Conduct STA, constraint tuning, and clock tree synthesis (CTS) to optimize critical paths for deep learning accelerators.
    • Resolve timing issues related to multi-clock domains and high-frequency data pipelines.
  • Power & Area Optimization for AI Chips:
    • Implement low-power design techniques (clock gating, power gating, dynamic voltage scaling) for AI workloads.
    • Work on memory hierarchy optimization (SRAM, DRAM interfaces, on-chip caches) to reduce energy consumption.
  • Design-for-Test (DFT) & Debugging:
    • Collaborate with DFT engineers for scan chain insertion, MBIST for large SRAMs, and JTAG integration.
    • Debug synthesis, timing, and power-related design issues before physical implementation.
  • Collaboration with Physical Design Team:
    • Work closely with backend teams on floorplanning, place & route (P&R), congestion analysis, and timing bottlenecks.
    • Provide design constraints for AI-specific architectures, such as high-speed interconnects, NoCs (Network-on-Chip), and large-scale data movement.
  • Formal Verification & Equivalence Checking:
    • Ensure synthesized netlist correctness using formal verification tools (Conformal, FormalPro, JasperGold).

How you will stand out:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
  • 3–7 years of experience in IC design with a focus on synthesis, timing closure, and power optimization.
  • Hands-on experience with high-performance AI accelerators, NPUs, or custom compute engines.
  • Proficiency in Verilog/SystemVerilog, RTL-to-GDSII flow, and EDA tools (Synopsys Design Compiler, Cadence Genus, PrimeTime, Innovus).
  • Strong understanding of timing analysis, multi-clock domain handling, and clock tree synthesis.
  • Familiarity with on-chip interconnect architectures (AXI, NoC, mesh, torus) for AI workloads.
  • Experience in low-power design methodologies (UPF, power gating, dynamic voltage scaling).
  • Proficiency in scripting (TCL, Python, Perl, Shell) for automation.
  • Experience with AI compute architectures, memory optimization (HBM, SRAM, DRAM), and ASIC design for deep learning is preferred
  • Familiarity with chiplet-based architectures and advanced packaging technologies like 2.5D/3D integration is preferred

What you will experience working with us:

  • A culture that values authenticity and diversity of thoughts and backgrounds;
  • An inclusive and respectable environment with open workspaces and exciting start-up spirit;
  • Fast-growing company with the chance to network with industrial pioneers and enthusiasts;
  • Ability to contribute directly and make an impact on the future of the digital asset industry;
  • Involvement in new projects, developing processes/systems;
  • Personal accountability, autonomy, fast growth, and learning opportunities;
  • Attractive welfare benefits and developmental opportunities such as training and mentoring.

--------------------------------------------------------------------

Bitdeer is committed to providing equal employment opportunities in accordance with country, state, and local laws. Bitdeer does not discriminate against employees or applicants based on conditions such as race, colour, gender identity and/or expression, sexual orientation, marital and/or parental status, religion, political opinion, nationality, ethnic background or social origin, social status, disability, age, indigenous status, and union. 

Top Skills

Verilog,Systemverilog

Bitdeer Group Singapore Office

Singapore, Singapore

Similar Jobs

16 Hours Ago
Hybrid
Singapore, SGP
Senior level
Senior level
Financial Services
As a Lead Infrastructure Engineer, you will enhance network performance, manage production incidents, change management, and collaborate with teams to innovate and troubleshoot complex issues within a global network. You will also leverage your technical acumen and problem-solving skills in a high-stakes environment.
Top Skills: Python
Yesterday
Hybrid
Singapore, SGP
Senior level
Senior level
Fintech • Mobile • Payments • Software • Financial Services
The Engineering Lead will manage the Platform Product Integrations team, focusing on designing and maintaining financial integrations, optimizing infrastructure, ensuring system performance in AWS, and leading a high-performing engineering group while collaborating on impactful projects.
Top Skills: Java
Yesterday
Hybrid
Singapore, SGP
Mid level
Mid level
Fintech • Mobile • Payments • Software • Financial Services
The Solutions Engineering Manager will oversee the performance and quality of their team, ensure successful partner solution delivery, and help improve internal processes and tooling. This role involves technical consulting, analyzing impacts on partners, and contributing to engineering goals while fostering a collaborative team environment.
Top Skills: Software

What you need to know about the Singapore Tech Scene

The digital revolution has driven a constant demand for tech professionals across industries like software development, data analytics and cybersecurity. In Singapore, one of the largest cities in Southeast Asia, the demand for tech talent is so high that the government continues to invest millions into programs designed to develop a talent pipeline directly from universities while also scaling efforts in pre-employment training and mid-career upskilling to expand and elevate its workforce.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account