Bitdeer Group Logo

Bitdeer Group

Senior IC Mid-End Engineer (STA)

Sorry, this job was removed at 08:11 a.m. (SGT) on Wednesday, Oct 29, 2025
Be an Early Applicant
In-Office
Singapore
In-Office
Singapore

Similar Jobs

9 Hours Ago
Hybrid
Singapore, SGP
Senior level
Senior level
Artificial Intelligence • Hardware • Information Technology • Security • Software • Cybersecurity • Big Data Analytics
The Customer Support Manager at Motorola Solutions oversees service delivery, manages government contracts, maintains customer relationships, and develops account strategies, with a focus on driving growth.
Top Skills: Mission Critical SoftwareRadio CommunicationsService Products
9 Hours Ago
In-Office
Singapore, SGP
Mid level
Mid level
Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
As an IT Support Engineer, you'll manage IT operations, provide technical support, troubleshoot issues, procure hardware, and onboard/offboard employees at Airwallex, focusing on delivering exceptional customer service.
Top Skills: Apple Device ManagementBashIntuneJAMFKandjiMdm ToolsPowershellPythonWindows Device Management
9 Hours Ago
In-Office
Singapore, SGP
Senior level
Senior level
Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
Conduct credit risk reviews and analyses of clients, provide risk recommendations, and support process improvements for the team.
Top Skills: SQL

About Bitdeer:

Bitdeer Technologies Group (Nasdaq: BTDR) is a world-leading technology company for Bitcoin mining. Bitdeer is committed to providing comprehensive computing solutions for its customers. The Company handles complex processes involved in computing such as equipment procurement, transport logistics, datacenter design and construction, equipment management, and daily operations. The Company also offers advanced cloud capabilities to customers with high demand for artificial intelligence. Headquartered in Singapore, Bitdeer has deployed datacenters in the United States, Norway, and Bhutan.

What you will be responsible for:

  • Synthesis & Logic Optimization:
    • Perform logic synthesis and design optimization for architectures, such as tensor processing units (TPUs), NPUs, or custom accelerators.
    • Work with high-speed arithmetic units (MAC arrays, systolic arrays, SIMD engines).
  • Static Timing Analysis (STA) & Timing Closure:
    • Conduct STA, constraint tuning, and clock tree synthesis (CTS) to optimize critical paths for deep learning accelerators.
    • Resolve timing issues related to multi-clock domains and high-frequency data pipelines.
  • Power & Area Optimization:
    • Implement low-power design techniques (clock gating, power gating, dynamic voltage scaling).
    • Work on memory hierarchy optimization (SRAM, DRAM interfaces, on-chip caches) to reduce energy consumption.
  • Design-for-Test (DFT) & Debugging:
    • Collaborate with DFT engineers for scan chain insertion, MBIST for large SRAMs, and JTAG integration.
    • Debug synthesis, timing, and power-related design issues before physical implementation.
  • Collaboration with Physical Design Team:
    • Work closely with backend teams on floorplanning, place & route (P&R), congestion analysis, and timing bottlenecks.
    • Provide design constraints for architectures, such as high-speed interconnects, NoCs (Network-on-Chip), and large-scale data movement.
  • Formal Verification & Equivalence Checking:
    • Ensure synthesized netlist correctness using formal verification tools (Conformal, FormalPro, JasperGold).


How you will stand out:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
  • 3–7 years of experience in IC design with a focus on synthesis, timing closure, and power optimization.
  • Hands-on experience with high-performance accelerators, NPUs, or custom compute engines.
  • Proficiency in Verilog/SystemVerilog, RTL-to-GDSII flow, and EDA tools (Synopsys Design Compiler, Cadence Genus, PrimeTime, Innovus).
  • Strong understanding of timing analysis, multi-clock domain handling, and clock tree synthesis.
  • Familiarity with on-chip interconnect architectures (AXI, NoC, mesh, torus).
  • Experience in low-power design methodologies (UPF, power gating, dynamic voltage scaling).
  • Proficiency in scripting (TCL, Python, Perl, Shell) for automation.
  • Experience with architectures, memory optimization (HBM, SRAM, DRAM), and ASIC design for deep learning is preferred.
  • Familiarity with chiplet-based architectures and advanced packaging technologies like 2.5D/3D integration is preferred.


What you will experience working with us:

  • A culture that values authenticity and diversity of thoughts and backgrounds;
  • An inclusive and respectable environment with open workspaces and exciting start-up spirit;
  • Fast-growing company with the chance to network with industrial pioneers and enthusiasts;
  • Ability to contribute directly and make an impact on the future of the digital asset industry;
  • Involvement in new projects, developing processes/systems;
  • Personal accountability, autonomy, fast growth, and learning opportunities;
  • Attractive welfare benefits and developmental opportunities such as training and mentoring.

--------------------------------------------------------------------

Bitdeer is committed to providing equal employment opportunities in accordance with country, state, and local laws. Bitdeer does not discriminate against employees or applicants based on conditions such as race, colour, gender identity and/or expression, sexual orientation, marital and/or parental status, religion, political opinion, nationality, ethnic background or social origin, social status, disability, age, indigenous status, and union. 

Bitdeer Group Singapore Office

Singapore, Singapore

What you need to know about the Singapore Tech Scene

The digital revolution has driven a constant demand for tech professionals across industries like software development, data analytics and cybersecurity. In Singapore, one of the largest cities in Southeast Asia, the demand for tech talent is so high that the government continues to invest millions into programs designed to develop a talent pipeline directly from universities while also scaling efforts in pre-employment training and mid-career upskilling to expand and elevate its workforce.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account